From Simple Pipelines to Chip Multiprocessors
- Author: Jean-Loup Baer, University of Washington
Adobe eBook Reader
Other available formats:
Looking for an evaluation copy?
This title is not currently available for evaluation. However, if you are interested in the title for your course we can consider offering an evaluation copy. To register your interest please contact firstname.lastname@example.org providing details of the course you are teaching.
This book gives a comprehensive description of the architecture of microprocessors from simple in-order short pipeline designs to out-of-order superscalars. It discusses topics such as: • The policies and mechanisms needed for out-of-order processing such as register renaming, reservation stations, and reorder buffers • Optimizations for high performance such as branch predictors, instruction scheduling, and load-store speculations • Design choices and enhancements to tolerate latency in the cache hierarchy of single and multiple processors • State-of-the-art multithreading and multiprocessing emphasizing single chip implementations Topics are presented as conceptual ideas, with metrics to assess the performance impact, if appropriate, and examples of realization. The emphasis is on how things work at a black box and algorithmic level. The author also provides sufficient detail at the register transfer level so that readers can appreciate how design features enhance performance as well as complexity.Read more
- Describes how components of a microprocessor work at a black box and algorithmic level often using pseudo-code
- Has current and historical examples drawn from commercial systems (in side-bars) and research projects
- Consistently presents topics from conceptual ideas to alternate ways of implementation providing performance metrics whenever possible
Reviews & endorsements
'The book gives a comprehensive and profound description of the architecture of microprocessors from simple in-order short pipeline designs to out-of-order superscalers … The book is very well structured with good presentation of the material. Each chapter finishes with many exercises, examples and additional literature. All the references are very up-to-date. As a conclusion I warmly recommend this book as a textbook for a course or just as a reference book.' Zentralblatt MATH
Not yet reviewed
Be the first to review
Review was not posted due to profanity×
- Date Published: February 2010
- format: Adobe eBook Reader
- isbn: 9780511669361
- contains: 104 b/w illus. 20 tables 117 exercises
- availability: This ISBN is for an eBook version which is distributed on our behalf by a third party.
Table of Contents
2. The basics
3. Superscalar processors
4. Front-end: branch prediction, instruction fetching, and register renaming
5. Back-end: instruction scheduling, memory access instructions, and clusters
6. The cache hierarchy
8. Multithreading and (chip) multiprocessors
9. Current limitations and future challenges.
Find resources associated with this titleYour search for '' returned .
Type Name Unlocked * Format Size
*This title has one or more locked files and access is given only to lecturers adopting the textbook for their class. We need to enforce this strictly so that solutions are not made available to students. To gain access to locked resources you either need first to sign in or register for an account.
These resources are provided free of charge by Cambridge University Press with permission of the author of the corresponding work, but are subject to copyright. You are permitted to view, print and download these resources for your own personal use only, provided any copyright lines on the resources are not removed or altered in any way. Any other use, including but not limited to distribution of the resources in modified form, or via electronic or other media, is strictly prohibited unless you have permission from the author of the corresponding work and provided you give appropriate acknowledgement of the source.
If you are having problems accessing these resources please email email@example.com
Instructors have used or reviewed this title for the following courses
- Computer Architecture lll
- Computer Design
- Computer Systems Architecture
- Microprocessor Architecture
Sorry, this resource is locked
Please register or sign in to request access. If you are having problems accessing these resources please email firstname.lastname@example.orgRegister Sign in
You are now leaving the Cambridge University Press website. Your eBook purchase and download will be completed by our partner www.ebooks.com. Please see the permission section of the www.ebooks.com catalogue page for details of the print & copy limits on our eBooks.Continue ×