Hostname: page-component-8448b6f56d-tj2md Total loading time: 0 Render date: 2024-04-19T01:37:51.944Z Has data issue: false hasContentIssue false

Epitaxial Realignment of In-Situ Doped Polycrystalline Silicon for Advanced BiCMOS Technologies

Published online by Cambridge University Press:  15 March 2011

K. Chang
Affiliation:
Motorola Inc., Center for Integrated Systems Development, Mesa, AZ
S.G. Thomas
Affiliation:
Motorola Inc., Center for Integrated Systems Development, Mesa, AZ
T-C. Lee
Affiliation:
Motorola Inc., Center for Integrated Systems Development, Mesa, AZ
R.B. Gregory
Affiliation:
Motorola Inc., Center for Integrated Systems Development, Mesa, AZ
D. O'meara
Affiliation:
Motorola Inc., APRDL, Austin, Texas
K. Noering
Affiliation:
Motorola Inc., Center for Integrated Systems Development, Mesa, AZ
J. Kirchgessner
Affiliation:
Motorola Inc., Center for Integrated Systems Development, Mesa, AZ
G. Fresquet
Affiliation:
Motorola Inc., Center for Integrated Systems Development, Mesa, AZ
J. Parker
Affiliation:
Motorola Inc., Center for Integrated Systems Development, Mesa, AZ
B. TILLACK
Affiliation:
Institut Fur Halbleiterphysik, Franfurt (Oder), Germany
Get access

Abstract

Industrial feasibility of an in-situ-doped (ISD) polycrystalline Si process using chemical vapor deposition for advanced BiCMOS technologies is presented. ISD As-doped amorphous and polycrystalline Si layers have been deposited on Si substrates at 610°C and 660°C, respectively, with the deposition rate varying from 120 to 128Å /minute. Samples are compared on the basis of having been subjected to a substrate preclean prior to deposition using an HF solution and an in-situ H2 bake. TEM micrographs reveal the presence of a thin (10-15 Å) native oxide at the deposited layer/substrate interface for samples not precleaned. This is confirmed for both the amorphous and polycrystalline Si depositions. However, for the 610°C-deposited samples given the substrate preclean, a polycrystalline structure with partial epitaxial layer growth is observed. Twins and stacking faults are found at the poly Si/single crystal Si interface, causing interfacial roughness. Post-deposition annealing of the Si films typically generates grain growth, but RBS-channeling characterization of the annealed Si provides evidence of some recrystallization, the extent of which is affected by the original growth condition. Analysis shows that the amorphous deposition at 610°C results in a mixture of epitaxial and polycrystalline Si. Epitaxial realignment of the polycrystalline Si film by post deposition annealing can result in significantly improved device performance.

Type
Research Article
Copyright
Copyright © Materials Research Society 2000

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

1. Graaff, J. C. De and Groot, J. G. De, IEEE Trans. Electron Devices, ED–26, pp.17711776 (1979).Google Scholar
2. Ning, H. and Isaac, R.D., IEEE Int. Electron Devices Meeting, pp.473476, Dec. 1979.Google Scholar
3. Neugroschel, A., Arienzo, M., Komem, Y., Isaac, R. D., IEEE Trans. Electron Devices, ED–32, pp. 807816 (1985).Google Scholar
4. Cuthbertson, A., and Ashburn, P., IEEE Trans. Electron Devices, ED–32, pp. 23992407 (1985).Google Scholar
5. Ashburn, P., Roulston, D., and Selvakumar, C. R., IEEE Trans. Electron Devices, ED–34, pp.13461353 (1987).Google Scholar
6. Gruhle, A., Silicon-based Millimeter-Wave Devices, Eds. Luy, et al. , Electronics and Photoonics, 32 (1994).Google Scholar
7. Chor, E. F., Ashburn, P., Brunnschweiler, A., IEEE Elec. Dev. Lett., EDL–6, pp.516518, (1985).Google Scholar
8. Bensahel, D., Campidelli, Y., Hernandez, C., Martin, F., Sagnes, I., Meyer, D. J., Solid State Tech., EDL–6, pp. 510 (1998).Google Scholar