Hostname: page-component-76fb5796d-dfsvx Total loading time: 0 Render date: 2024-04-25T18:17:41.561Z Has data issue: false hasContentIssue false

Arsenic-Only Preamorphization Process Extension For TiSi2 Formation Down to 65-nm Gate Lengths

Published online by Cambridge University Press:  10 February 2011

A. Losavio
Affiliation:
STMicroelectronics - Central R&D - Agrate (Italy) pascal.sallagoity@st.com
P. Sallagoity
Affiliation:
STMicroelectronics - Central R&D - Agrate (Italy) pascal.sallagoity@st.com
Get access

Abstract

The scalabilty of the titanium self-aligned silicide (Salicide) process is one of the main issues for sub-quarter micron technologies. The major difficulty is to achieve a low sheet resistance for very narrow polysilicon lines and highly doped S/D regions, without degrading the transistor performance. A preamorphization implant (PAl) performed before the titanium deposition, can achieve a low Ti silicide sheet resistance (<10 Ohms/sq) down to 0.1 Vim gate lengths [1]. Nevertheless, it has been recently reported that PAI should not be sufficient to achieve low silicide sheet resistance for narrower gate widths (< 0.1 µm) [2]. In this work, an extension of the PAI process down to 0.065µm poly-Si lines width, by only using an arsenic implant is presented, achieving a very low sheet resistance value (∼5 Ohms/sq). This result has been obtained by optimizing both the arsenic implant conditions and the silicon surface cleaning. Moreover, a large statistical analysis of the arsenic PAI process impact on 0.25µm device performances has been done, showing that a defectivity of the NMOS Ioff leakage current can appear if preamorphization implant conditions are not optimized.

Type
Research Article
Copyright
Copyright © Materials Research Society 1999

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

[1] Kittl, J.A. et al., VLSI Techn. Dig., pp. 14 (1996)Google Scholar
[2] Kittl, J.A. et al.,Mat. Res. Soc. Proc., vol. 514, pp. 255 (1998)Google Scholar
[3] Raaijmakers, I.J. et al.,J. Appi. Phys. 61, pp. 2527 (1987)Google Scholar
[4] Ma, Z. et al.,Phys. Rev. B49, 13501 (1994)Google Scholar
[5] Via, F. La et al.,Mat. Res. Soc. Proc., vol. 514, pp. 219 (1998)Google Scholar
[6] Nakamura, T. et al.,Mat. Res. Soc. Proc., vol. 514, pp. 213 (1998)Google Scholar
[7] Tsai, J. Y. and Yeh, S.W., VLSI Techn. Systems ans appl. Proc., pp. 28 (1997)Google Scholar